## TRIBHUVAN UNIVERSITY

## PATAN MULTIPLE CAMPUS

PATAN DHOKA, LALITPUR



**DIGITAL LOGIC (BIT 103)** LAB .S...

SUBMITTED BY

**SUBMITTED TO** 

NAME: Sures h Dahal CLASS: BIT - II

ROLL NO: .2-3.

DATE: 2080/12/19

JYOTI PRAKASH CHAUDHARY

TITLE: REALIZE THE GIVEN BOOLEAN FUNCTION F= WIXIYZ+
WIXYIZ +WXZ+WX'YZ WITH LOGIC DIAGRAM. SIMPLIFY
USING K-MAP AND IMPLEMENT SIMPLIFIED FUNCTION WITH
BASIC LOGIC GATES.

- a) OBJECTEVE
- -) To use k-map to simplify the given Boolean expression.
- b) REQUIREMENTS
- i) Digital Logic Kit and Simulator
- ii) I OR gate, SNOT gates, 4 NAND gates
- (iii) Connecting wives
- iv) Interactive Isequence generator as input
- V) (E) as output
- (.) THEORY

1. INTRODUCTION:

k-map is a graphical method used to simplify booken algebra expression by grouping adjacent cells representing similar input combinations. It offers a visual representate of truth tables, aiding in the minimization of logic functions and optimizations of digital circuits.

2. LOGIC EXPRESSION:

F= W1x142 + W1x412 + WXZ + WX142

3. CIRCUIT DIAGRAM:





SIMPLIFIED EXPRESSION F= X4'Z +W42 4 X14Z

## CIRLUIT DIAGRAM FOR SIMPLIFIED EXPRESSION



d) CONCLUSION:-

Hence, by doing this practical experiment, we have seen a real world benefit of using k-map to optimize a boolean expression. It helped us get some result with simpler circuit and less electronic

Components.